## Andrea Lottarini

| Contact<br>Information | <i>Mobile:</i> 917-724-6458<br><i>E-mail:</i> lottarini@cs.columbia.edu                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | WWW:www.cs.columbia.edu/~lottarini                                                                                    |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| Research<br>Interests  | My research focuses on increasing the energy efficiency of applications running on warehouse scale computing infrastructures. As a doctoral student, and during several internships at various companies, I worked on video transcoding, analytical query processing, information retrieval and machine learning. My work has shown how efficiency can be substantially improved across the Hardware/Software stack in these applications.<br>I am very interested in the development of future warehouse scale systems, and efficient, high |                                                                                                                       |
|                        | performance computing in general.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                       |
| Experience             | <b>Google X</b> , Mountain View, USA<br>Mentors: Ian Kasprzak and Tammo Spalink                                                                                                                                                                                                                                                                                                                                                                                                                                                              | May 2017 - August 2017<br>Software Engineering Intern                                                                 |
|                        | <b>Google</b> , Mountain View, USA<br>Mentors: Joel Coburn and Parthasarathy Ranganathan                                                                                                                                                                                                                                                                                                                                                                                                                                                     | May 2016 - August 2016<br>Software Engineering Intern                                                                 |
|                        | <ul> <li>Developed a benchmark that characterizes video transcoding at the warehouse-scale (published at ASPLOS 2018).</li> <li>Analyzed the impact of vectorization, GPUs and video features on video transcoding performance.</li> </ul>                                                                                                                                                                                                                                                                                                   |                                                                                                                       |
|                        | <b>Google</b> , Mountain View, USA<br>Mentors: Joel Coburn and Parthasarathy Ranganathan                                                                                                                                                                                                                                                                                                                                                                                                                                                     | May 2015 - August 2015<br>Software Engineering Intern                                                                 |
|                        | • Implemented and co-designed a prototype for an FPGA accelerator targeting a core application in Google fleet.                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                       |
|                        | <b>Intel Labs</b> , Portland, USA<br>Mentors: Asit Mishra and Debbie Marr                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | June 2014 - September 2014<br>Graduate Research Intern                                                                |
|                        | • Implemented, validated, and integrated a sparse linear algebra accelerator for the widely used LibSVM library.                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                       |
|                        | <ul> <li>Università di Pisa, Pisa, Italy</li> <li>Mentor: Marco Vanneschi</li> <li>Implemented a compiler for stencil data parallel compucede in C using either MPI or OpenMP.</li> </ul>                                                                                                                                                                                                                                                                                                                                                    | January 2012 - July 2012<br>Research Assistant<br>tations capable of producing optimized                              |
| Publications           | <ul> <li>Accelerate with Care: A Case Study of Over-Specialization<br/>Andrea Lottarini, João P. Cerqueira, Thomas J. Rep.<br/>Ross, Mingoo Seok, Martha A. Kim</li> <li>vbench: Benchmarking Video Transcoding in the Cloud<br/>Andrea Lottarini, Alex Ramirez, Joel Coburn, Martha<br/>Daniel Stodolsky, Mark Wachsler</li> <li>Network Synthesis for Database Processing Units<br/>Andrea Lottarini, Stephen A. Edwards, Kenneth A. B.</li> </ul>                                                                                         | on<br>betti, Stephen A. Edwards, Kenneth A.<br>(IN SUBMISSION)<br>a A. Kim, Parthasarathy Ranganathan,<br>(ASPLOS-18) |
|                        | • Q100: The Architecture and Design of a Database Processing Unit<br>Lisa Wu, Andrea Lottarini, Timothy K. Paine, Martha A. Kim,<br>Kenneth A. Ross (ASPLOS-14)                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                       |
| Education              | • P h D Computer Science <b>Columbia University</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2012 - Current                                                                                                        |
|                        | <ul> <li>M.S., Computer Science and Networking, University of<br/>(Joint degree with Scuola Superiore Sant'Anna)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                  | f Pisa July 2012<br>Graduated with Honors                                                                             |
|                        | • B.S., Computer Science, University of Pisa,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | February 2010<br>Final Score: 110 out of 110                                                                          |
| Technical<br>Skills    | Python, C, C++, SystemVerilog, Java, SQL, SystemC, OCaml, VHDL, POSIX<br>Altera and Xilinx tool-chains for FPGA development, Synopsys tools for simulation                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                       |