TETRISCPU

2012.09.06.23:54:42 Datasheet
Overview
  clk  TETRISCPU
   outputsramdata
 out_port  
 out_port  
 out_port  
 in_port  
 in_port  
 rxd  
 txd  
 out_port  
 out_port  
   DM9000A
 ENET_DATA  
 ENET_CMD  
 ENET_RD_N  
 ENET_WR_N  
 ENET_CS_N  
 ENET_RST_N  
 ENET_INT  
Processor
   cpu Nios II 11.0
All Components
   cpu altera_nios2 11.0
   jtag_uart altera_avalon_jtag_uart 11.0
   sdram altera_avalon_new_sdram_controller 11.0
   outputsramdata altera_avalon_pio 11.0
   outputxcoord altera_avalon_pio 11.0
   outputycoord altera_avalon_pio 11.0
   keyboardscancode altera_avalon_pio 11.0
   keycounter altera_avalon_pio 11.0
   uart1 altera_avalon_uart 11.0
   scoreofplayer altera_avalon_pio 11.0
   pio_flag altera_avalon_pio 11.0
   DM9000A user_logic_DM9000A_classic 2.0
Memory Map
cpu
 instruction_master  data_master
  cpu
jtag_debug_module  0x00000800 0x00000800
  jtag_uart
avalon_jtag_slave  0x00000000
  sdram
s1  0x02000000 0x02000000
  outputsramdata
s1  0x00000010
  outputxcoord
s1  0x00000040
  outputycoord
s1  0x00000050
  keyboardscancode
s1  0x00000070
  keycounter
s1  0x00000080
  uart1
s1  0x000000a0
  scoreofplayer
s1  0x00000160
  pio_flag
s1  0x00000170
  DM9000A
avalonS  0x00000060

clk

clock_source v11.0


Parameters

clockFrequency 50000000
clockFrequencyKnown true
inputClockFrequency 0
resetSynchronousEdges NONE
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

(none)

cpu

altera_nios2 v11.0
clk clk   cpu
  clk
data_master   jtag_uart
  avalon_jtag_slave
d_irq  
  irq
instruction_master   sdram
  s1
data_master  
  s1
data_master   outputsramdata
  s1
data_master   outputxcoord
  s1
data_master   outputycoord
  s1
data_master   keyboardscancode
  s1
data_master   keycounter
  s1
data_master   uart1
  s1
d_irq  
  irq
data_master   scoreofplayer
  s1
data_master   pio_flag
  s1
data_master   DM9000A
  avalonS
d_irq  
  avalonS_irq


Parameters

userDefinedSettings
tightlyCoupledInstructionMaster3MapParam
tightlyCoupledInstructionMaster3AddrWidth 1
tightlyCoupledInstructionMaster2MapParam
tightlyCoupledInstructionMaster2AddrWidth 1
tightlyCoupledInstructionMaster1MapParam
tightlyCoupledInstructionMaster1AddrWidth 1
tightlyCoupledInstructionMaster0MapParam
tightlyCoupledInstructionMaster0AddrWidth 1
tightlyCoupledDataMaster3MapParam
tightlyCoupledDataMaster3AddrWidth 1
tightlyCoupledDataMaster2MapParam
tightlyCoupledDataMaster2AddrWidth 1
tightlyCoupledDataMaster1MapParam
tightlyCoupledDataMaster1AddrWidth 1
tightlyCoupledDataMaster0MapParam
tightlyCoupledDataMaster0AddrWidth 1
setting_showUnpublishedSettings false
setting_showInternalSettings false
setting_shadowRegisterSets 0
setting_preciseSlaveAccessErrorException false
setting_preciseIllegalMemAccessException false
setting_preciseDivisionErrorException false
setting_performanceCounter false
setting_perfCounterWidth _32
setting_interruptControllerType Internal
setting_illegalMemAccessDetection false
setting_illegalInstructionsTrap false
setting_fullWaveformSignals false
setting_extraExceptionInfo false
setting_exportPCB false
setting_debugSimGen false
setting_clearXBitsLDNonBypass true
setting_branchPredictionType Automatic
setting_bit31BypassDCache true
setting_bigEndian false
setting_bhtPtrSz _8
setting_bhtIndexPcOnly false
setting_avalonDebugPortPresent false
setting_alwaysEncrypt true
setting_allowFullAddressRange false
setting_activateTrace true
setting_activateTestEndChecker false
setting_activateMonitors true
setting_activateModelChecker false
setting_HDLSimCachesCleared true
setting_HBreakTest false
resetSlave sdram.s1
resetOffset 0
muldiv_multiplierType EmbeddedMulFast
muldiv_divider false
mpu_useLimit false
mpu_numOfInstRegion 8
mpu_numOfDataRegion 8
mpu_minInstRegionSize _12
mpu_minDataRegionSize _12
mpu_enabled false
mmu_uitlbNumEntries _4
mmu_udtlbNumEntries _6
mmu_tlbPtrSz _7
mmu_tlbNumWays _16
mmu_processIDNumBits _8
mmu_enabled false
mmu_autoAssignTlbPtrSz true
mmu_TLBMissExcSlave
mmu_TLBMissExcOffset 0
manuallyAssignCpuID false
internalIrqMaskSystemInfo 7
instSlaveMapParam <address-map><slave name='cpu.jtag_debug_module' start='0x800' end='0x1000' /><slave name='sdram.s1' start='0x2000000' end='0x2800000' /></address-map>
instAddrWidth 26
impl Fast
icache_size _4096
icache_ramBlockType Automatic
icache_numTCIM _0
icache_burstType None
exceptionSlave sdram.s1
exceptionOffset 32
deviceFeaturesSystemInfo M512_MEMORY 0 M4K_MEMORY 1 M9K_MEMORY 0 M20K_MEMORY 0 M144K_MEMORY 0 MRAM_MEMORY 0 MLAB_MEMORY 0 ESB 0 EPCS 1 DSP 0 EMUL 1 HARDCOPY 0 LVDS_IO 0 ADDRESS_STALL 1 TRANSCEIVER_3G_BLOCK 0 TRANSCEIVER_6G_BLOCK 0 DSP_SHIFTER_BLOCK 0
deviceFamilyName Cyclone II
debug_triggerArming true
debug_level Level1
debug_jtagInstanceID 0
debug_embeddedPLL true
debug_debugReqSignals false
debug_assignJtagInstanceID false
debug_OCIOnchipTrace _128
dcache_size _2048
dcache_ramBlockType Automatic
dcache_omitDataMaster false
dcache_numTCDM _0
dcache_lineSize _32
dcache_bursts false
dataSlaveMapParam <address-map><slave name='jtag_uart.avalon_jtag_slave' start='0x0' end='0x8' /><slave name='outputsramdata.s1' start='0x10' end='0x20' /><slave name='outputxcoord.s1' start='0x40' end='0x50' /><slave name='outputycoord.s1' start='0x50' end='0x60' /><slave name='DM9000A.avalonS' start='0x60' end='0x68' /><slave name='keyboardscancode.s1' start='0x70' end='0x80' /><slave name='keycounter.s1' start='0x80' end='0x90' /><slave name='uart1.s1' start='0xA0' end='0xC0' /><slave name='scoreofplayer.s1' start='0x160' end='0x170' /><slave name='pio_flag.s1' start='0x170' end='0x180' /><slave name='cpu.jtag_debug_module' start='0x800' end='0x1000' /><slave name='sdram.s1' start='0x2000000' end='0x2800000' /></address-map>
dataAddrWidth 26
customInstSlavesSystemInfo <info/>
cpuReset false
cpuID 0
clockFrequency 50000000
breakSlave cpu.jtag_debug_module
breakOffset 32
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

CPU_IMPLEMENTATION "fast"
BIG_ENDIAN 0
CPU_FREQ 50000000u
ICACHE_LINE_SIZE 32
ICACHE_LINE_SIZE_LOG2 5
ICACHE_SIZE 4096
DCACHE_LINE_SIZE 32
DCACHE_LINE_SIZE_LOG2 5
DCACHE_SIZE 2048
INITDA_SUPPORTED
FLUSHDA_SUPPORTED
HAS_JMPI_INSTRUCTION
EXCEPTION_ADDR 0x2000020
RESET_ADDR 0x2000000
BREAK_ADDR 0x820
HAS_DEBUG_STUB
HAS_DEBUG_CORE 1
CPU_ID_SIZE 1
CPU_ID_VALUE 0x0
HARDWARE_DIVIDE_PRESENT 0
HARDWARE_MULTIPLY_PRESENT 1
HARDWARE_MULX_PRESENT 0
INST_ADDR_WIDTH 26
DATA_ADDR_WIDTH 26
NUM_OF_SHADOW_REG_SETS 0

jtag_uart

altera_avalon_jtag_uart v11.0
clk clk   jtag_uart
  clk
cpu data_master  
  avalon_jtag_slave
d_irq  
  irq


Parameters

allowMultipleConnections false
hubInstanceID 0
readBufferDepth 64
readIRQThreshold 8
simInputCharacterStream
simInteractiveOptions INTERACTIVE_ASCII_OUTPUT
useRegistersForReadBuffer false
useRegistersForWriteBuffer false
useRelativePathForSimFile false
writeBufferDepth 64
writeIRQThreshold 8
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

WRITE_DEPTH 64
READ_DEPTH 64
WRITE_THRESHOLD 8
READ_THRESHOLD 8

sdram

altera_avalon_new_sdram_controller v11.0
clk clk   sdram
  clk
cpu instruction_master  
  s1
data_master  
  s1


Parameters

TAC 5.5
TMRD 3
TRCD 20.0
TRFC 70.0
TRP 20.0
TWR 14.0
casLatency 3
clockRate 50000000
columnWidth 8
dataWidth 16
generateSimulationModel true
initNOPDelay 0.0
initRefreshCommands 2
masteredTristateBridgeSlave
model custom
numberOfBanks 4
numberOfChipSelects 1
pinsSharedViaTriState false
powerUpDelay 100.0
refreshPeriod 15.625
registerDataIn true
rowWidth 12
size 8388608
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

REGISTER_DATA_IN 1
SIM_MODEL_BASE 1
SDRAM_DATA_WIDTH 16
SDRAM_ADDR_WIDTH 22
SDRAM_ROW_WIDTH 12
SDRAM_COL_WIDTH 8
SDRAM_NUM_CHIPSELECTS 1
SDRAM_NUM_BANKS 4
REFRESH_PERIOD 15.625
POWERUP_DELAY 100.0
CAS_LATENCY 3
T_RFC 70.0
T_RP 20.0
T_MRD 3
T_RCD 20.0
T_AC 5.5
T_WR 14.0
INIT_REFRESH_COMMANDS 2
INIT_NOP_DELAY 0.0
SHARED_DATA 0
STARVATION_INDICATOR 0
TRISTATE_BRIDGE_SLAVE ""
IS_INITIALIZED 1
SDRAM_BANK_WIDTH 2
CONTENTS_INFO ""

outputsramdata

altera_avalon_pio v11.0
clk clk   outputsramdata
  clk
cpu data_master  
  s1


Parameters

bitClearingEdgeCapReg false
bitModifyingOutReg false
captureEdge false
clockRate 50000000
direction Output
edgeType RISING
generateIRQ false
irqType LEVEL
resetValue 0
simDoTestBenchWiring false
simDrivenValue 0
width 16
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

DO_TEST_BENCH_WIRING 0
DRIVEN_SIM_VALUE 0x0
HAS_TRI 0
HAS_OUT 1
HAS_IN 0
CAPTURE 0
BIT_CLEARING_EDGE_REGISTER 0
BIT_MODIFYING_OUTPUT_REGISTER 0
DATA_WIDTH 16
RESET_VALUE 0x0
EDGE_TYPE "NONE"
IRQ_TYPE "NONE"
FREQ 50000000u

outputxcoord

altera_avalon_pio v11.0
clk clk   outputxcoord
  clk
cpu data_master  
  s1


Parameters

bitClearingEdgeCapReg false
bitModifyingOutReg false
captureEdge false
clockRate 50000000
direction Output
edgeType RISING
generateIRQ false
irqType LEVEL
resetValue 0
simDoTestBenchWiring false
simDrivenValue 0
width 10
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

DO_TEST_BENCH_WIRING 0
DRIVEN_SIM_VALUE 0x0
HAS_TRI 0
HAS_OUT 1
HAS_IN 0
CAPTURE 0
BIT_CLEARING_EDGE_REGISTER 0
BIT_MODIFYING_OUTPUT_REGISTER 0
DATA_WIDTH 10
RESET_VALUE 0x0
EDGE_TYPE "NONE"
IRQ_TYPE "NONE"
FREQ 50000000u

outputycoord

altera_avalon_pio v11.0
clk clk   outputycoord
  clk
cpu data_master  
  s1


Parameters

bitClearingEdgeCapReg false
bitModifyingOutReg false
captureEdge false
clockRate 50000000
direction Output
edgeType RISING
generateIRQ false
irqType LEVEL
resetValue 0
simDoTestBenchWiring false
simDrivenValue 0
width 10
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

DO_TEST_BENCH_WIRING 0
DRIVEN_SIM_VALUE 0x0
HAS_TRI 0
HAS_OUT 1
HAS_IN 0
CAPTURE 0
BIT_CLEARING_EDGE_REGISTER 0
BIT_MODIFYING_OUTPUT_REGISTER 0
DATA_WIDTH 10
RESET_VALUE 0x0
EDGE_TYPE "NONE"
IRQ_TYPE "NONE"
FREQ 50000000u

keyboardscancode

altera_avalon_pio v11.0
clk clk   keyboardscancode
  clk
cpu data_master  
  s1


Parameters

bitClearingEdgeCapReg true
bitModifyingOutReg false
captureEdge false
clockRate 50000000
direction Input
edgeType ANY
generateIRQ false
irqType LEVEL
resetValue 0
simDoTestBenchWiring false
simDrivenValue 0
width 24
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

DO_TEST_BENCH_WIRING 0
DRIVEN_SIM_VALUE 0x0
HAS_TRI 0
HAS_OUT 0
HAS_IN 1
CAPTURE 0
BIT_CLEARING_EDGE_REGISTER 1
BIT_MODIFYING_OUTPUT_REGISTER 0
DATA_WIDTH 24
RESET_VALUE 0x0
EDGE_TYPE "NONE"
IRQ_TYPE "NONE"
FREQ 50000000u

keycounter

altera_avalon_pio v11.0
clk clk   keycounter
  clk
cpu data_master  
  s1


Parameters

bitClearingEdgeCapReg false
bitModifyingOutReg false
captureEdge false
clockRate 50000000
direction Input
edgeType RISING
generateIRQ false
irqType LEVEL
resetValue 0
simDoTestBenchWiring false
simDrivenValue 0
width 16
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

DO_TEST_BENCH_WIRING 0
DRIVEN_SIM_VALUE 0x0
HAS_TRI 0
HAS_OUT 0
HAS_IN 1
CAPTURE 0
BIT_CLEARING_EDGE_REGISTER 0
BIT_MODIFYING_OUTPUT_REGISTER 0
DATA_WIDTH 16
RESET_VALUE 0x0
EDGE_TYPE "NONE"
IRQ_TYPE "NONE"
FREQ 50000000u

uart1

altera_avalon_uart v11.0
clk clk   uart1
  clk
cpu data_master  
  s1
d_irq  
  irq


Parameters

baud 9600
baudError 0.01
clockRate 50000000
dataBits 8
fixedBaud true
parity NONE
simCharStream
simInteractiveInputEnable false
simInteractiveOutputEnable false
simTrueBaud false
stopBits 1
syncRegDepth 2
useCtsRts false
useEopRegister false
useRelativePathForSimFile false
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

BAUD 9600
DATA_BITS 8
FIXED_BAUD 1
PARITY 'N'
STOP_BITS 1
SYNC_REG_DEPTH 2
USE_CTS_RTS 0
USE_EOP_REGISTER 0
SIM_TRUE_BAUD 0
SIM_CHAR_STREAM ""
FREQ 50000000u

scoreofplayer

altera_avalon_pio v11.0
clk clk   scoreofplayer
  clk
cpu data_master  
  s1


Parameters

bitClearingEdgeCapReg false
bitModifyingOutReg false
captureEdge false
clockRate 50000000
direction Output
edgeType RISING
generateIRQ false
irqType LEVEL
resetValue 0
simDoTestBenchWiring false
simDrivenValue 0
width 16
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

DO_TEST_BENCH_WIRING 0
DRIVEN_SIM_VALUE 0x0
HAS_TRI 0
HAS_OUT 1
HAS_IN 0
CAPTURE 0
BIT_CLEARING_EDGE_REGISTER 0
BIT_MODIFYING_OUTPUT_REGISTER 0
DATA_WIDTH 16
RESET_VALUE 0x0
EDGE_TYPE "NONE"
IRQ_TYPE "NONE"
FREQ 50000000u

pio_flag

altera_avalon_pio v11.0
clk clk   pio_flag
  clk
cpu data_master  
  s1


Parameters

bitClearingEdgeCapReg false
bitModifyingOutReg false
captureEdge false
clockRate 50000000
direction Output
edgeType RISING
generateIRQ false
irqType LEVEL
resetValue 0
simDoTestBenchWiring false
simDrivenValue 0
width 8
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

DO_TEST_BENCH_WIRING 0
DRIVEN_SIM_VALUE 0x0
HAS_TRI 0
HAS_OUT 1
HAS_IN 0
CAPTURE 0
BIT_CLEARING_EDGE_REGISTER 0
BIT_MODIFYING_OUTPUT_REGISTER 0
DATA_WIDTH 8
RESET_VALUE 0x0
EDGE_TYPE "NONE"
IRQ_TYPE "NONE"
FREQ 50000000u

DM9000A

user_logic_DM9000A_classic v2.0
cpu data_master   DM9000A
  avalonS
d_irq  
  avalonS_irq


Parameters

instancePTF MODULE DM9000A { class = "user_logic_DM9000A"; class_version = "2.0"; SYSTEM_BUILDER_INFO { Instantiate_In_System_Module = "1"; Is_Enabled = "1"; Date_Modified = "--unknown--"; Clock_Source = "clk"; View { MESSAGES { } } } WIZARD_SCRIPT_ARGUMENTS { } SLAVE avalonS { SYSTEM_BUILDER_INFO { Bus_Type = "avalon"; Address_Alignment = "native"; Address_Width = "1"; Data_Width = "16"; Has_IRQ = "1"; Has_Base_Address = "1"; Read_Wait_States = "20ns"; Write_Wait_States = "20ns"; Setup_Time = "20ns"; Hold_Time = "20ns"; Is_Memory_Device = "0"; Uses_Tri_State_Data_Bus = "0"; Is_Enabled = "1"; Address_Group = "0"; } PORT_WIRING { PORT iDATA { width = "16"; direction = "input"; type = "writedata"; } PORT oDATA { width = "16"; direction = "output"; type = "readdata"; } PORT iCMD { width = "1"; direction = "input"; type = "address"; } PORT iRD_N { width = "1"; direction = "input"; type = "read_n"; } PORT iWR_N { width = "1"; direction = "input"; type = "write_n"; } PORT iCS_N { width = "1"; direction = "input"; type = "chipselect_n"; } PORT iRST_N { width = "1"; direction = "input"; type = "reset_n"; } PORT oINT { width = "1"; direction = "output"; type = "irq"; } PORT ENET_DATA { width = "16"; direction = "inout"; type = "export"; } PORT ENET_CMD { width = "1"; direction = "output"; type = "export"; } PORT ENET_RD_N { width = "1"; direction = "output"; type = "export"; } PORT ENET_WR_N { width = "1"; direction = "output"; type = "export"; } PORT ENET_CS_N { width = "1"; direction = "output"; type = "export"; } PORT ENET_RST_N { width = "1"; direction = "output"; type = "export"; } PORT ENET_INT { width = "1"; direction = "input"; type = "export"; } } } SIMULATION { DISPLAY { SIGNAL a { name = "iDATA"; radix = "hexadecimal"; } SIGNAL b { name = "oDATA"; radix = "hexadecimal"; } SIGNAL c { name = "iCMD"; } SIGNAL d { name = "iRD_N"; } SIGNAL e { name = "iWR_N"; } SIGNAL f { name = "iCS_N"; } SIGNAL g { name = "iRST_N"; } SIGNAL h { name = "oINT"; } SIGNAL i { name = "ENET_DATA"; radix = "hexadecimal"; } SIGNAL j { name = "ENET_CMD"; } SIGNAL k { name = "ENET_RD_N"; } SIGNAL l { name = "ENET_WR_N"; } SIGNAL m { name = "ENET_CS_N"; } SIGNAL n { name = "ENET_RST_N"; } SIGNAL o { name = "ENET_INT"; } } } HDL_INFO { Synthesis_HDL_Files = "__PROJECT_DIRECTORY__/DM9000A_IF.v, __PROJECT_DIRECTORY__/DM9000A.v"; } }
sharedPorts
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

(none)
generation took 0.01 seconds rendering took 0.18 seconds